Packages

c

midas.widgets

BridgeModuleImp

abstract class BridgeModuleImp[HostPortType <: Record with HasChannels] extends WidgetImp

Linear Supertypes
WidgetImp, LazyModuleImp, LazyModuleImpLike, Module, RawModule, BaseModule, IsInstantiable, HasId, InstanceId, AnyRef, Any
Known Subclasses
Ordering
  1. Alphabetic
  2. By Inheritance
Inherited
  1. BridgeModuleImp
  2. WidgetImp
  3. LazyModuleImp
  4. LazyModuleImpLike
  5. Module
  6. RawModule
  7. BaseModule
  8. IsInstantiable
  9. HasId
  10. InstanceId
  11. AnyRef
  12. Any
  1. Hide All
  2. Show All
Visibility
  1. Public
  2. Protected

Instance Constructors

  1. new BridgeModuleImp(wrapper: BridgeModule[_ <: HostPortType])(implicit p: Parameters)

Abstract Value Members

  1. abstract def genHeader(base: BigInt, memoryRegions: Map[String, BigInt], sb: StringBuilder): Unit

    Emits a header snippet for this widget.

    Emits a header snippet for this widget.

    base

    The base address of the MMIO region allocated to the widget.

    memoryRegions

    A mapping of names to allocated FPGA-DRAM regions. This is one mechanism for establishing side-channels between two otherwise unconnected bridges or widgets.

    Definition Classes
    WidgetImp
  2. abstract def hPort: HostPortType
  3. abstract def io: WidgetIO
    Definition Classes
    WidgetImp

Concrete Value Members

  1. final def !=(arg0: Any): Boolean
    Definition Classes
    AnyRef → Any
  2. final def ##: Int
    Definition Classes
    AnyRef → Any
  3. final def ==(arg0: Any): Boolean
    Definition Classes
    AnyRef → Any
  4. def IO[T <: Data](iodef: => T)(implicit sourceInfo: SourceInfo, compileOptions: CompileOptions): T
    Attributes
    protected
    Definition Classes
    BaseModule
  5. def _bindIoInPlace(iodef: Data)(implicit sourceInfo: SourceInfo, compileOptions: CompileOptions): Unit
    Attributes
    protected
    Definition Classes
    BaseModule
  6. var _closed: Boolean
    Attributes
    protected
    Definition Classes
    BaseModule
  7. def _compatAutoWrapPorts(): Unit
    Definition Classes
    BaseModule
  8. final def asInstanceOf[T0]: T0
    Definition Classes
    Any
  9. def attach(reg: Data, name: String, permissions: Permissions = ReadWrite, substruct: Boolean = true): Int
    Definition Classes
    WidgetImp
  10. def attachDecoupledSink(channel: DecoupledIO[UInt], name: String, substruct: Boolean = true): Int
    Definition Classes
    WidgetImp
  11. def attachDecoupledSource(channel: DecoupledIO[UInt], name: String, substruct: Boolean = true): Int
    Definition Classes
    WidgetImp
  12. def attachIO(io: Record, prefix: String = ""): Unit
    Definition Classes
    WidgetImp
  13. val auto: AutoBundle
    Definition Classes
    LazyModuleImp → LazyModuleImpLike
  14. def circuitName: String
    Attributes
    protected
    Definition Classes
    HasId
  15. final val clock: Clock
    Definition Classes
    Module
  16. def clockDomainInfo: RationalClock
  17. def clone(): AnyRef
    Attributes
    protected[lang]
    Definition Classes
    AnyRef
    Annotations
    @throws(classOf[java.lang.CloneNotSupportedException]) @native() @IntrinsicCandidate()
  18. val compileOptions: CompileOptions
    Definition Classes
    RawModule
  19. val crRegistry: MCRFileMap
    Definition Classes
    WidgetImp
  20. val ctrlWidth: Int
    Definition Classes
    WidgetImp
  21. val dangles: List[Dangle]
    Definition Classes
    LazyModuleImp → LazyModuleImpLike
  22. def desiredName: String
    Definition Classes
    LazyModuleImpLike → BaseModule
  23. final def eq(arg0: AnyRef): Boolean
    Definition Classes
    AnyRef
  24. def equals(that: Any): Boolean
    Definition Classes
    HasId → AnyRef → Any
  25. def genAndAttachQueue(channel: DecoupledIO[UInt], name: String, depth: Int = 2): DecoupledIO[UInt]
    Definition Classes
    WidgetImp
  26. def genAndAttachReg[T <: Data](wire: T, name: String, default: Option[T] = None, masterDriven: Boolean = true, substruct: Boolean = true): T
    Definition Classes
    WidgetImp
  27. def genCRFile(): MCRFile
    Definition Classes
    WidgetImp
  28. def genConstructor(base: BigInt, sb: StringBuilder, bridgeDriverClassName: String, bridgeDriverHeaderName: String, args: Seq[CPPLiteral] = Seq(), guard: String = "GET_BRIDGE_CONSTRUCTOR", hasStreams: Boolean = false, hasLoadMem: Boolean = false, hasMMIOAddrMap: Boolean = false): Unit

    Emits a call to the construction into the generated header.

    Emits a call to the construction into the generated header.

    base

    The base address of the MMIO region allocated to the widget.

    sb

    The string builder to append to.

    bridgeDriverClassName

    Name of the bridge driver class.

    bridgeDriverHeaderName

    Name of the header to get the driver from.

    args

    List of C++ literals to pass as arguments.

    guard

    Name of the header guard, used to order constructor calls.

    hasStreams

    Flag indicating that a stream engine reference should be provided.

    hasLoadMem

    Flag indicating that a loadmem widget reference should be provided.

    hasMMIOAddrMap

    Flag indicating that an address map should be provided.

    Definition Classes
    WidgetImp
  29. def genROReg[T <: Data](wire: T, name: String, substruct: Boolean = true): T
    Definition Classes
    WidgetImp
  30. def genRORegInit[T <: Data](wire: T, name: String, default: T, substruct: Boolean = true): T
    Definition Classes
    WidgetImp
  31. def genWOReg[T <: Data](wire: T, name: String, substruct: Boolean = true): T
    Definition Classes
    WidgetImp
  32. def genWORegInit[T <: Data](wire: T, name: String, default: T, substruct: Boolean = true): T
    Definition Classes
    WidgetImp
  33. def genWideRORegInit[T <: Bits](default: T, name: String, substruct: Boolean = true): T
    Definition Classes
    WidgetImp
  34. final def getClass(): Class[_ <: AnyRef]
    Definition Classes
    AnyRef → Any
    Annotations
    @native() @IntrinsicCandidate()
  35. def getCommands: Seq[Command]
    Attributes
    protected
    Definition Classes
    RawModule
  36. def getModulePorts: Seq[Data]
    Attributes
    protected[chisel3]
    Definition Classes
    BaseModule
  37. def hasSeed: Boolean
    Definition Classes
    HasId
  38. def hashCode(): Int
    Definition Classes
    HasId → AnyRef → Any
  39. def instanceName: String
    Definition Classes
    BaseModule → HasId → InstanceId
  40. def instantiate(): (AutoBundle, List[Dangle])
    Attributes
    protected[diplomacy]
    Definition Classes
    LazyModuleImpLike
  41. final def isInstanceOf[T0]: Boolean
    Definition Classes
    Any
  42. final lazy val name: String
    Definition Classes
    BaseModule
  43. final def ne(arg0: AnyRef): Boolean
    Definition Classes
    AnyRef
  44. final def notify(): Unit
    Definition Classes
    AnyRef
    Annotations
    @native() @IntrinsicCandidate()
  45. final def notifyAll(): Unit
    Definition Classes
    AnyRef
    Annotations
    @native() @IntrinsicCandidate()
  46. def numChunks(e: Bits): Int
    Definition Classes
    WidgetImp
  47. def numRegs: Int
    Definition Classes
    WidgetImp
  48. implicit val p: Parameters
    Definition Classes
    LazyModuleImpLike
  49. def parentModName: String
    Definition Classes
    HasId → InstanceId
  50. def parentPathName: String
    Definition Classes
    HasId → InstanceId
  51. def pathName: String
    Definition Classes
    HasId → InstanceId
  52. def portsContains(elem: Data): Boolean
    Attributes
    protected
    Definition Classes
    BaseModule
  53. def portsSize: Int
    Attributes
    protected
    Definition Classes
    BaseModule
  54. final val reset: Reset
    Definition Classes
    Module
  55. def suggestName(seed: => String): BridgeModuleImp.this.type
    Definition Classes
    HasId
  56. final def synchronized[T0](arg0: => T0): T0
    Definition Classes
    AnyRef
  57. final def toAbsoluteTarget: IsModule
    Definition Classes
    BaseModule → InstanceId
  58. final def toNamed: ModuleName
    Definition Classes
    BaseModule → InstanceId
  59. def toString(): String
    Definition Classes
    AnyRef → Any
  60. final def toTarget: ModuleTarget
    Definition Classes
    BaseModule → InstanceId
  61. final def wait(arg0: Long, arg1: Int): Unit
    Definition Classes
    AnyRef
    Annotations
    @throws(classOf[java.lang.InterruptedException])
  62. final def wait(arg0: Long): Unit
    Definition Classes
    AnyRef
    Annotations
    @throws(classOf[java.lang.InterruptedException])
  63. final def wait(): Unit
    Definition Classes
    AnyRef
    Annotations
    @throws(classOf[java.lang.InterruptedException])
  64. val wrapper: LazyModule
    Definition Classes
    LazyModuleImp → LazyModuleImpLike

Deprecated Value Members

  1. def finalize(): Unit
    Attributes
    protected[lang]
    Definition Classes
    AnyRef
    Annotations
    @throws(classOf[java.lang.Throwable]) @Deprecated
    Deprecated
  2. def override_clock: Option[Clock]
    Attributes
    protected
    Definition Classes
    Module
    Annotations
    @deprecated
    Deprecated

    (Since version Chisel 3.5) Use withClock at Module instantiation

  3. def override_clock_=(rhs: Option[Clock]): Unit
    Attributes
    protected
    Definition Classes
    Module
    Annotations
    @deprecated
    Deprecated

    (Since version Chisel 3.5) Use withClock at Module instantiation

  4. def override_reset: Option[Bool]
    Attributes
    protected
    Definition Classes
    Module
    Annotations
    @deprecated
    Deprecated

    (Since version Chisel 3.5) Use withClock at Module instantiation

  5. def override_reset_=(rhs: Option[Bool]): Unit
    Attributes
    protected
    Definition Classes
    Module
    Annotations
    @deprecated
    Deprecated

    (Since version Chisel 3.5) Use withClock at Module instantiation

Inherited from WidgetImp

Inherited from LazyModuleImp

Inherited from LazyModuleImpLike

Inherited from Module

Inherited from RawModule

Inherited from BaseModule

Inherited from IsInstantiable

Inherited from HasId

Inherited from InstanceId

Inherited from AnyRef

Inherited from Any

Ungrouped